soft-core
英 [ˈsɒft kɔː(r)]
美 [ˈsɔːft kɔːr]
adj. 软性色情的; (性描写等)隐晦的,含蓄的
牛津词典
adj.
- 软性色情的;(性描写等)隐晦的,含蓄的
showing or describing sexual activity without being too detailed or shocking
柯林斯词典
- (性描写)非赤裸裸的,较隐晦的
Soft-corepornography shows or describes sex, but not very violent or unpleasant sex, or not in a very detailed way.
双语例句
- A 40Gb/ s switch IP soft-core with self-dependence intellectual property was realized.
形成了具有自主知识产权的40Gb/s交换IP软核。 - For the digital part, this design is mean to construct the SOPC system in the FPGA, embedded Nios II soft-core processor to control the operation of the entire system.
对于数字部分,在FPGA内构建SOPC系统,嵌入NIOSii软核处理器对整个系统进行控制。 - According to the structure model of data acquisition and processing system connected by Ethernet, the network interface module based on the Nios soft-core system is designed to construct the network data acquisition system.
为构建网络化的数据采集系统,根据数据采集模块与处理控制模块通过以太网相连接的结构模型,设计了基于Nios软核系统的嵌入式以太网网络接口模块。 - It inherits the hardcore, soft-core, DSP, memory, peripheral I/ O and programmable logic.
它继承了硬核、软核、DSP、存储器外围I∕O及可编程逻辑。 - The paper introduces the structural features of the network processor Nios II and customized instructions and design methods for forwarding software of the network processor based on the Nios II soft-core processor and design methods for the DSP processor used for the processing of the video and image data.
文中介绍了网络处理器NIOSii的结构特点和自定义指令以及基于NIOSii软核处理器的网络处理器转发软件的设计方法和基于视频图像处理的DSP处理器的设计方法。 - Design and Implementation of Multi-channel Phone-billing-system Based upon NIOS Soft-core CPU
基于NIOS软核CPU技术的多路电话计费系统的设计与实现 - First, use of the system functions on a single chip design ideas, using a high-performance soft-core processor ( Nios II CPU) and IP multiplexing and improve the whole system to further improve the speed and flexibility.
第一,运用了在单芯片上实现系统功能的设计思想,采用了高性能的软核处理器(NiosIICPU)和IP复用技术,提高了整个系统的运行速度和进一步改进的灵活性。 - Designed the inter-frame decoding IP soft-core, including the motion vector generation module, prediction processing modules and interpolation modules.
详细设计了帧间解码IP软核,包括运动矢量生成模块、预测处理模块和插值模块。 - Nios II soft-core processor implanted into FPGA as the control chip controls and preprocesses the data of the entire image acquisition system.
采用FPGA作为控制芯片,在其中植入NiosⅡ软核处理器以对整个图像采集系统的数据进行控制和预处理。 - Implementing the synchronization of industrial Ethernet precise clock based on Nios II soft-core
基于NiosⅡ软核的工业以太网精确时钟同步的实现